Z domain delay subcircuits and compact Verilog-A macromodels for mixed-mode sampled data circuit simulation

Brinson, Mike and Nabijou, Hassan (2009) Z domain delay subcircuits and compact Verilog-A macromodels for mixed-mode sampled data circuit simulation. Radioelectronics and Informatics Journal, 2. pp. 14-20. ISSN 1563-0064

Abstract

Mixed-mode simulation is an important circuit design and system testing tool for established and emerging semiconductor sampled data technologies. This paper describes a number of functional, computationally efficient, Z domain delay models, outlining the role of current and charge equations in the construction of subcircuit and compact Verilog-A delay macromodels. To illustrate the properties of the proposed macromodels a number of Qucs (Quite universal circuit simulator) transient and frequency domain simulation examples are presented. Each of these stresses the use of test and data extraction techniques which are not easily undertaken with the SPICE 2g6 or 3f5 simulators.

Documents
5255:27923
[thumbnail of JRadInfo_Brinson.pdf]
Preview
JRadInfo_Brinson.pdf - Accepted Version
Available under License Creative Commons Attribution No Derivatives 4.0.

Download (730kB) | Preview
Details
Record
View Item View Item